METHOD FOR ANALYZING LAYOUT OF SEMICONDUCTOR INTEGRATE CIRCUIT DEVICE, SYSTEM FOR ANALYZING LAYOUT OF SEMICONDUCTOR INTEGRATE CIRCUIT DEVICE, STANDARD CELL LIBRARY, MASK AND SEMICONDUCTOR INTEGRATE CIRCUIT DEVICE
Disclosed is a method of analyzing layouts of semiconductor integrated circuit devices. The method includes calculating random fault rates, systematic fault rates, parametric fault rates, and areas of a plurality of layouts of interest; calculating area-based fault rates of the plurality of layouts...
Saved in:
Main Authors | , , |
---|---|
Format | Patent |
Language | English |
Published |
29.03.2007
|
Subjects | |
Online Access | Get full text |
Cover
Loading…
Abstract | Disclosed is a method of analyzing layouts of semiconductor integrated circuit devices. The method includes calculating random fault rates, systematic fault rates, parametric fault rates, and areas of a plurality of layouts of interest; calculating area-based fault rates of the plurality of layouts of interest using the random fault rate, systematic fault rate, parametric fault rate, and area; and selecting layouts of interest to be corrected from among the plurality of layouts of interest using the area-based fault rates of the plurality of layouts of interest. |
---|---|
AbstractList | Disclosed is a method of analyzing layouts of semiconductor integrated circuit devices. The method includes calculating random fault rates, systematic fault rates, parametric fault rates, and areas of a plurality of layouts of interest; calculating area-based fault rates of the plurality of layouts of interest using the random fault rate, systematic fault rate, parametric fault rate, and area; and selecting layouts of interest to be corrected from among the plurality of layouts of interest using the area-based fault rates of the plurality of layouts of interest. |
Author | BAE, CHOEL HWYI BAEK, GWANG HYEON CHO, MIN GEON |
Author_xml | – fullname: BAE, CHOEL HWYI – fullname: BAEK, GWANG HYEON – fullname: CHO, MIN GEON |
BookMark | eNqlzL0OgjAUQGEGHfx7h5u4YgIyqGNpL9BY2qS9mOBCiKmTARJ8VB9IBh-AxOksJ986WHR951fBp0QqjIDMWGCaqfoudQ6K1aYiMBk4LCU3WlScpkNqwtwyQuDS8koSCLxJjiG42hGW_zPEtGBWAEelQMnUMluHUDJ3nVwx09kGy2f7Gv3u102wz5B4cfBD3_hxaB--8-_mauMoOkXJ5XxM0ziZd30BuVBWRQ |
ContentType | Patent |
DBID | EVB |
DatabaseName | esp@cenet |
DatabaseTitleList | |
Database_xml | – sequence: 1 dbid: EVB name: esp@cenet url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP sourceTypes: Open Access Repository |
DeliveryMethod | fulltext_linktorsrc |
Discipline | Medicine Chemistry Sciences Physics |
ExternalDocumentID | KR100703982BB1 |
GroupedDBID | EVB |
ID | FETCH-epo_espacenet_KR100703982BB13 |
IEDL.DBID | EVB |
IngestDate | Fri Jul 19 16:36:12 EDT 2024 |
IsOpenAccess | true |
IsPeerReviewed | false |
IsScholarly | false |
Language | English |
LinkModel | DirectLink |
MergedId | FETCHMERGED-epo_espacenet_KR100703982BB13 |
Notes | Application Number: KR20060006959 |
OpenAccessLink | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20070329&DB=EPODOC&CC=KR&NR=100703982B1 |
ParticipantIDs | epo_espacenet_KR100703982BB1 |
PublicationCentury | 2000 |
PublicationDate | 20070329 |
PublicationDateYYYYMMDD | 2007-03-29 |
PublicationDate_xml | – month: 03 year: 2007 text: 20070329 day: 29 |
PublicationDecade | 2000 |
PublicationYear | 2007 |
RelatedCompanies | SAMSUNG ELECTRONICS CO., LTD |
RelatedCompanies_xml | – name: SAMSUNG ELECTRONICS CO., LTD |
Score | 2.6691146 |
Snippet | Disclosed is a method of analyzing layouts of semiconductor integrated circuit devices. The method includes calculating random fault rates, systematic fault... |
SourceID | epo |
SourceType | Open Access Repository |
SubjectTerms | BASIC ELECTRIC ELEMENTS CALCULATING COMPUTING COUNTING ELECTRIC DIGITAL DATA PROCESSING ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR ELECTRICITY PHYSICS SEMICONDUCTOR DEVICES |
Title | METHOD FOR ANALYZING LAYOUT OF SEMICONDUCTOR INTEGRATE CIRCUIT DEVICE, SYSTEM FOR ANALYZING LAYOUT OF SEMICONDUCTOR INTEGRATE CIRCUIT DEVICE, STANDARD CELL LIBRARY, MASK AND SEMICONDUCTOR INTEGRATE CIRCUIT DEVICE |
URI | https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20070329&DB=EPODOC&locale=&CC=KR&NR=100703982B1 |
hasFullText | 1 |
inHoldings | 1 |
isFullTextHit | |
isPrint | |
link | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwpV1bT8IwFG4IXt8UNV7QNNHwxCK7sfGwmK3tYLIL2TrCfCGMbYkxGURm_KP-ILsJ6hMx8bVtvodzac_5enoKwN2sJ8ySOM64bqZkHDuhuxyzG5FThUxNOmksC_OS73Dc7iCUHifypAZeNm9hqj6h71VzROZRc-bvRbVfL39ILFzVVq7u42c2tHgwqYZbm-yY2S9LoLGhkZGHPdRCSBv6LdfX-GqupwoGS5V2WBytlO5Axkb5LGX5-0wxj8DuiMHlxTGopXkDHKDN12sNsO-sb7wbYK8q0Zyv2ODaDVcn4MMhdOBhyDI4qLu6HT1Zbh_aeuSFFHomDErhei4OEWUryq63fV-nBCLLR6FFISZjC5E2DKKAEuf_MFR3se5jiIhtQ9syfN2P2tDRgyHDxX_EOQW3JqFowDFBTb_VMh36P0I1ePEM1PNFnp4DOOPjjpRIQsmrSKIi98SM76SZHKuJIqapeAGa25Aut09fgcMvfrX8g64J6sXrW3rNAoMivqkU-gnEzqza |
link.rule.ids | 230,309,783,888,25576,76876 |
linkProvider | European Patent Office |
linkToHtml | http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwpV1bT8IwFG4IXvBNUeMFtYmGJxbZxmU8ENO1hU12IaMzzBfC2JYYEyCC8Y_6gzybID4RE1_b5ns4l_acr6enCN2NW8o4CsNEaiTNRIITuiGB3aiSpiRaVI3DujJJ-Q7baRh-7XFYH-bQ6_otTNYn9CNrjggeNQF_X2b79XxDYrGstnJxH77A0OyhI9qsvM6OwX4hgWZ6m_dd5tIype2eV3a8tpzNtTRFh1RpB2LsZuoO_ElPn6XMf58pnUO02we46fII5eJpERXo-uu1Itq3VzfeRbSXlWhOFjC4csPFMfq0uTBchiGDw8QhVvBsOl1skcD1BXY7eJAK13WYTwWsSLvedj0iOKamR31TYMafTMoreBAMBLf_DyOIw4jHMOWWhS1T94gXVLBNBj3AZX_EOUG3HS6oIYGgRj9qGfW8jVB1WT1F-elsGp8hPJbDai2qKSmvUlOb9ZaayNU4qYda1FTjWD1HpW1IF9unb1DBELY1skynd4kOvrnW9D-6Esov397jKwgSluF1ptwvESCvzQ |
openUrl | ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=METHOD+FOR+ANALYZING+LAYOUT+OF+SEMICONDUCTOR+INTEGRATE+CIRCUIT+DEVICE%2C+SYSTEM+FOR+ANALYZING+LAYOUT+OF+SEMICONDUCTOR+INTEGRATE+CIRCUIT+DEVICE%2C+STANDARD+CELL+LIBRARY%2C+MASK+AND+SEMICONDUCTOR+INTEGRATE+CIRCUIT+DEVICE&rft.inventor=BAE%2C+CHOEL+HWYI&rft.inventor=BAEK%2C+GWANG+HYEON&rft.inventor=CHO%2C+MIN+GEON&rft.date=2007-03-29&rft.externalDBID=B1&rft.externalDocID=KR100703982BB1 |