POWER CONTROL OF A MEMORY DEVICE IN CONNECTED STANDBY STATE

Examples described herein relate to a device that includes: a first power rail to provide a signal from a power source to a reference supply voltage pin of a memory controller; a second power rail to provide a signal from the power source to an output buffer pin of the memory controller and to an ou...

Full description

Saved in:
Bibliographic Details
Main Authors VERGIS, George, GANGULY, Konika, ALAPARTHI, Phani K, NALE, Bill, PIOUS, Aiswarya M, JAMES, Raji
Format Patent
LanguageEnglish
French
German
Published 29.06.2022
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Examples described herein relate to a device that includes: a first power rail to provide a signal from a power source to a reference supply voltage pin of a memory controller; a second power rail to provide a signal from the power source to an output buffer pin of the memory controller and to an output buffer pin of a central processing unit (CPU). In some examples, the second power rail is separate from the first power rail, during a high power state, the power source is to supply a same voltage to each of the reference supply voltage pin, the output buffer pin of the memory controller, and the output buffer pin of the CPU, and during a connected standby state, the power source is to reduce voltage provided to the output buffer pin of the memory controller and the output buffer pin of the CPU using the second power rail and maintain a voltage provided to the reference supply voltage pin.
AbstractList Examples described herein relate to a device that includes: a first power rail to provide a signal from a power source to a reference supply voltage pin of a memory controller; a second power rail to provide a signal from the power source to an output buffer pin of the memory controller and to an output buffer pin of a central processing unit (CPU). In some examples, the second power rail is separate from the first power rail, during a high power state, the power source is to supply a same voltage to each of the reference supply voltage pin, the output buffer pin of the memory controller, and the output buffer pin of the CPU, and during a connected standby state, the power source is to reduce voltage provided to the output buffer pin of the memory controller and the output buffer pin of the CPU using the second power rail and maintain a voltage provided to the reference supply voltage pin.
Author PIOUS, Aiswarya M
GANGULY, Konika
ALAPARTHI, Phani K
NALE, Bill
JAMES, Raji
VERGIS, George
Author_xml – fullname: VERGIS, George
– fullname: GANGULY, Konika
– fullname: ALAPARTHI, Phani K
– fullname: NALE, Bill
– fullname: PIOUS, Aiswarya M
– fullname: JAMES, Raji
BookMark eNrjYmDJy89L5WSwDvAPdw1ScPb3Cwny91Hwd1NwVPB19fUPilRwcQ3zdHZV8PQDyfq5Ooe4uigEhzj6uThFgugQVx4G1rTEnOJUXijNzaDg5hri7KGbWpAfn1pckJicmpdaEu8aYGJgZGBobOBoaEyEEgB33CpJ
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
DocumentTitleAlternate LEISTUNGSREGELUNG EINER SPEICHERVORRICHTUNG IN EINEM VERBUNDENEN BEREITSCHAFTSZUSTAND
COMMANDE D'ALIMENTATION D'UN DISPOSITIF DE MÉMOIRE EN ÉTAT DE VEILLE CONNECTÉE
ExternalDocumentID EP4020130A1
GroupedDBID EVB
ID FETCH-epo_espacenet_EP4020130A13
IEDL.DBID EVB
IngestDate Fri Oct 11 05:32:15 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
French
German
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_EP4020130A13
Notes Application Number: EP20210198562
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220629&DB=EPODOC&CC=EP&NR=4020130A1
ParticipantIDs epo_espacenet_EP4020130A1
PublicationCentury 2000
PublicationDate 20220629
PublicationDateYYYYMMDD 2022-06-29
PublicationDate_xml – month: 06
  year: 2022
  text: 20220629
  day: 29
PublicationDecade 2020
PublicationYear 2022
RelatedCompanies INTEL Corporation
RelatedCompanies_xml – name: INTEL Corporation
Score 3.4045506
Snippet Examples described herein relate to a device that includes: a first power rail to provide a signal from a power source to a reference supply voltage pin of a...
SourceID epo
SourceType Open Access Repository
SubjectTerms CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
INFORMATION STORAGE
PHYSICS
STATIC STORES
Title POWER CONTROL OF A MEMORY DEVICE IN CONNECTED STANDBY STATE
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20220629&DB=EPODOC&locale=&CC=EP&NR=4020130A1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR1dS8Mw8Bjz802nsvlFHmRvxdqm-0CGbGnKJrYptc7tabRZC3vphqv4972EbfqiTwl3cFwC95m7C8AdlXM9B8yQecc0KM2okXS6lpE76lcUmtNUqnyHH7SGb_R54kwqsNj2wug5oV96OCJKlER5L7W-Xv0ksVxdW7m-TxcIWj55cc9tbqJjyzJbGEC7gx4PhStYkzHcNYOop8IkVNd9DJT20ItuK2Hg44FqSln9tijeCeyHSKwoT6GSFTU4YtuP12pw6G_eu2twoAs05RqBGyFcn8FjKN55RJgI4ki8EOGRPvG5L6Ipcfl4xDgZBQobcIZqibzG_cAdTNUa83MgHo_Z0EB-Zruzz3i449y-gGqxLLI6EMdJZCezbSnzOUUXILGzNO2a9CFx8jwx2w1o_Enm8h_cFRyrS1SlUFb3Gqrlx2d2g0a3TG_1dX0D2oh__Q
link.rule.ids 230,309,783,888,25576,76876
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfR1dT8Iw8ELwA98UNeBnHwxvi3Pr-IghBrouoKxd5kR4IlvZEl4GkRn_vm0D6Is-tblLLtcm99m7K8AdFnM9B8wQWds0ME6xEbc7lpE56lcUnOFEqHyHz5qDN_w8cSYlWGx7YfSc0C89HFFKlJDyXmh9vfpJYrm6tnJ9nywkaPnkRV23sYmOLctsygDa7XdpwF1OGoTIXYOFXRUmSXXdk4HSnvSwW0oY6LivmlJWvy2Kdwz7gSSWFydQSvMqVMj247UqHPqb9-4qHOgCTbGWwI0Qrk_hMeDvNESEsyjkI8Q91EM-9Xk4RS4dDwlFQ6awjBKpltBr1GNuf6rWiJ4B8mhEBobkZ7Y7-4wGO87tcyjnyzytAXKcWLRT2xYim2PpAsR2miQdEz_ETpbFZqsO9T_JXPyDu4XKIPJHs9GQvVzCkbpQVRZlda6gXHx8ptfSABfJjb66bwaugvA
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=POWER+CONTROL+OF+A+MEMORY+DEVICE+IN+CONNECTED+STANDBY+STATE&rft.inventor=VERGIS%2C+George&rft.inventor=GANGULY%2C+Konika&rft.inventor=ALAPARTHI%2C+Phani+K&rft.inventor=NALE%2C+Bill&rft.inventor=PIOUS%2C+Aiswarya+M&rft.inventor=JAMES%2C+Raji&rft.date=2022-06-29&rft.externalDBID=A1&rft.externalDocID=EP4020130A1