Method of manufacturing a semiconductor integrated circuit having an interconnection wire embedded in a protective layer covering the semiconductor integrated circuit

A method of manufacturing a semiconductor integrated circuit with a semiconductor body (10) defined by a top surface and formed therein at least one semiconductor device, a first layer (11) covering the top surface of the semiconductor body (10) and having at least one contact hole for exposing the...

Full description

Saved in:
Bibliographic Details
Main Authors MOTOYAMA, TAKUSHI, SATO, YASUHISA
Format Patent
LanguageEnglish
French
German
Published 02.12.1998
Edition6
Subjects
Online AccessGet full text

Cover

Loading…
Abstract A method of manufacturing a semiconductor integrated circuit with a semiconductor body (10) defined by a top surface and formed therein at least one semiconductor device, a first layer (11) covering the top surface of the semiconductor body (10) and having at least one contact hole for exposing the top surface of the semiconductor body, a silicon nitride layer (50) enabling selective refractory metal growth in vapour phase and covering a top surface of an insulator layer (16), and a second insulator layer (51) covering a top surface of the silicon nitride layer (50). The method comprises the steps of forming a groove (52) in the second insulator layer (51) and the silicon nitride layer (50) such that the silicon nitride layer (50) is exposed from a side wall of the groove (52) at a bottom part of the groove and such that the groove exposes a top surface of the insulator layer (16) at the bottom part of the groove, the groove being formed such that the groove passes at least one of the contact holes, and depositing a refractory metal (53') on this the insulator layer (16) exposed at the bottom of the groove such that the refractory metal fills the groove.
AbstractList A method of manufacturing a semiconductor integrated circuit with a semiconductor body (10) defined by a top surface and formed therein at least one semiconductor device, a first layer (11) covering the top surface of the semiconductor body (10) and having at least one contact hole for exposing the top surface of the semiconductor body, a silicon nitride layer (50) enabling selective refractory metal growth in vapour phase and covering a top surface of an insulator layer (16), and a second insulator layer (51) covering a top surface of the silicon nitride layer (50). The method comprises the steps of forming a groove (52) in the second insulator layer (51) and the silicon nitride layer (50) such that the silicon nitride layer (50) is exposed from a side wall of the groove (52) at a bottom part of the groove and such that the groove exposes a top surface of the insulator layer (16) at the bottom part of the groove, the groove being formed such that the groove passes at least one of the contact holes, and depositing a refractory metal (53') on this the insulator layer (16) exposed at the bottom of the groove such that the refractory metal fills the groove.
Author SATO, YASUHISA
MOTOYAMA, TAKUSHI
Author_xml – fullname: MOTOYAMA, TAKUSHI
– fullname: SATO, YASUHISA
BookMark eNqNjbsKwkAQRVNo4esf5gcERSLaKhEbwcI-rLs3yUIyEzaTiD_kdxqDvVa3OId7ptGIhTGJXhdoIY4ko8pwmxmrbfCck6EGlbfCrrUqgTwr8mAUjqwPtvVKhekGkwcYepdh1QvTwwcQqjuc633P_VsdRD-0A5XmiUBWOgwlLfCzNY_GmSkbLL47i-iU3I7nJWpJ0dTGgqFpcl1tt3G82x_Wmz-UN3RTWnc
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
DocumentTitleAlternate Herstellungsverfahren für eine integrierte Halbleiterschaltung mit einem Verbundungsleiter, der in einer Schutzschicht auf der integriertere Halbleiterschaltung eingebettet ist
Procédé de fabrication d'un circuit semi-conducteur intégré passédant un fil d'interconnexion enfoui dans une couche protectrice recouvrant le circuit intégré semi-conducteur
Edition 6
ExternalDocumentID EP0665589B1
GroupedDBID EVB
ID FETCH-epo_espacenet_EP0665589B13
IEDL.DBID EVB
IngestDate Fri Jul 19 13:56:53 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language English
French
German
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_EP0665589B13
Notes Application Number: EP19950105869
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19981202&DB=EPODOC&CC=EP&NR=0665589B1
ParticipantIDs epo_espacenet_EP0665589B1
PublicationCentury 1900
PublicationDate 19981202
PublicationDateYYYYMMDD 1998-12-02
PublicationDate_xml – month: 12
  year: 1998
  text: 19981202
  day: 02
PublicationDecade 1990
PublicationYear 1998
RelatedCompanies FUJITSU LIMITED
RelatedCompanies_xml – name: FUJITSU LIMITED
Score 2.4900296
Snippet A method of manufacturing a semiconductor integrated circuit with a semiconductor body (10) defined by a top surface and formed therein at least one...
SourceID epo
SourceType Open Access Repository
SubjectTerms BASIC ELECTRIC ELEMENTS
ELECTRIC SOLID STATE DEVICES NOT OTHERWISE PROVIDED FOR
ELECTRICITY
SEMICONDUCTOR DEVICES
Title Method of manufacturing a semiconductor integrated circuit having an interconnection wire embedded in a protective layer covering the semiconductor integrated circuit
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=19981202&DB=EPODOC&locale=&CC=EP&NR=0665589B1
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwhV1LS8NAEB5KFfWmVbG-mIPkVkzSNE0PRWjSUoQ-kCq9lewmCwG7KWmK_8jf6czSVi_qbcgmE7JhZmd25_sG4KEpycJsFTdSpUTDU9zmxSG7EkEgZOC1bNVh7PBo7A9fved5a16BbIeFMTyhH4YckSxKkr2Xxl-vvjexIlNbuX4UGV3KnwazbmQlO7iYQ8m8FfW6_ekkmoRWGJJkjV-6fMLQCjo9SpQOKIpum5ztrceglNXPFWVwCodTUqbLM6ikugbH4a7xWg2ORtvzbhK3prc-h8-R6fWMucJlrDcMSDAIQ4xxzQXuuWbm1rzAPQFEgjIr5CYrkZH4fKc2g4Xk4haDZ0BmKsZ0KVLyPwmNkrYtcwN5QXyPKSBHyVWe_DzFiv--6wJw0J-FwwZ98GI_uYv-dD81zUuo6lynV4B-7AlH-nbcFCRJNxDKVp7ryMTlFtV-Heq_qrn-Y-wGTgyoj-tB3FuolsUmvaNVvRT35n98AVOprb8
link.rule.ids 230,309,783,888,25577,76883
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwhV1NT8JAEJ0QNOJNUSN-7sH0RmxL25QDMaGFoFIgBg030t12kyayJaXEf-TvdGYD6EW9TbrtNN1mZmd2570BuGsJtDBTxs1USt50JLV5sdCuuO9z4TuuKduEHY5G3uDVeZq5swpkWyyM5gn90OSIaFEC7b3U_nr5vYkV6trK1T3P8FL-0J92QiPZwsUsTOaNsNvpTcbhODCCACVj9NKhEwbXb3cxUdrDCNvXmdJbl0Apy58rSv8I9ieoTJXHUElVHWrBtvFaHQ6izXk3ihvTW53AZ6R7PbNcskWs1gRI0AhDFrMVFbjniphb84LtCCASJrJCrLOSERKf7lR6sBBU3KLxDIyYilm64Cn6nwRHUduGuQG9IHuPMSBngqo86XmMFf991ymwfm8aDJr4wfPd5M57k93UtM6gqnKVngPzYodbwjPjFkdJ2D6XpnRsSyQ2taj2GtD4Vc3FH2O3UBtMo-F8-Dh6voRDDfCj2hD7CqplsU6vcYUv-Y3-N1-jC7Cv
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=Method+of+manufacturing+a+semiconductor+integrated+circuit+having+an+interconnection+wire+embedded+in+a+protective+layer+covering+the+semiconductor+integrated+circuit&rft.inventor=MOTOYAMA%2C+TAKUSHI&rft.inventor=SATO%2C+YASUHISA&rft.date=1998-12-02&rft.externalDBID=B1&rft.externalDocID=EP0665589B1