System on chip/SOC application structure that resets

The utility model discloses a system on chip/SOC application structure that resets, this structure includes external input clock CLK_in, the external input RESET# that resets, external input data signal DATA_in, system on chip/SOC clock CLK_sys, the system on chip/SOC RST_sys that resets, the select...

Full description

Saved in:
Bibliographic Details
Main Author WEI JIANLEI
Format Patent
LanguageChinese
English
Published 02.03.2018
Subjects
Online AccessGet full text

Cover

Loading…
Abstract The utility model discloses a system on chip/SOC application structure that resets, this structure includes external input clock CLK_in, the external input RESET# that resets, external input data signal DATA_in, system on chip/SOC clock CLK_sys, the system on chip/SOC RST_sys that resets, the selected back data output signal DATA_cap of timesharing, timesharing reset control module U01, control module U02 is markd to the phase -locked loop, multiplexing pin function latchs module U03 and the synchronization generation module U04 that resets, timesharing reset control module U01's input is external input clock CLK_in and the external input RESET# that resets, timesharing reset control module U01's output is RST_iner. The utility model discloses having reduced chip fin's quantity when solving the different mode of host computer visit, having avoided the increase of host computer access module and the conflict of chip fin quantity, the pin is through the multiplexing structure of timesharing, has realized the au
AbstractList The utility model discloses a system on chip/SOC application structure that resets, this structure includes external input clock CLK_in, the external input RESET# that resets, external input data signal DATA_in, system on chip/SOC clock CLK_sys, the system on chip/SOC RST_sys that resets, the selected back data output signal DATA_cap of timesharing, timesharing reset control module U01, control module U02 is markd to the phase -locked loop, multiplexing pin function latchs module U03 and the synchronization generation module U04 that resets, timesharing reset control module U01's input is external input clock CLK_in and the external input RESET# that resets, timesharing reset control module U01's output is RST_iner. The utility model discloses having reduced chip fin's quantity when solving the different mode of host computer visit, having avoided the increase of host computer access module and the conflict of chip fin quantity, the pin is through the multiplexing structure of timesharing, has realized the au
Author WEI JIANLEI
Author_xml – fullname: WEI JIANLEI
BookMark eNrjYmDJy89L5WQwCa4sLknNVcjPU0jOyCzQD_Z3VkgsKMjJTE4syQQKFpcUlSaXlBalKpRkJJYoFKUWp5YU8zCwpiXmFKfyQmluBiU31xBnD93Ugvz41OKCxOTUvNSSeGc_IwNzAzNzSyPL0FBjohQBAIeiL2c
ContentType Patent
DBID EVB
DatabaseName esp@cenet
DatabaseTitleList
Database_xml – sequence: 1
  dbid: EVB
  name: esp@cenet
  url: http://worldwide.espacenet.com/singleLineSearch?locale=en_EP
  sourceTypes: Open Access Repository
DeliveryMethod fulltext_linktorsrc
Discipline Medicine
Chemistry
Sciences
Physics
DocumentTitleAlternate 种片上系统复位分时控制结构
ExternalDocumentID CN207067929UU
GroupedDBID EVB
ID FETCH-epo_espacenet_CN207067929UU3
IEDL.DBID EVB
IngestDate Fri Jul 19 16:56:21 EDT 2024
IsOpenAccess true
IsPeerReviewed false
IsScholarly false
Language Chinese
English
LinkModel DirectLink
MergedId FETCHMERGED-epo_espacenet_CN207067929UU3
Notes Application Number: CN201621397098U
OpenAccessLink https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180302&DB=EPODOC&CC=CN&NR=207067929U
ParticipantIDs epo_espacenet_CN207067929UU
PublicationCentury 2000
PublicationDate 20180302
PublicationDateYYYYMMDD 2018-03-02
PublicationDate_xml – month: 03
  year: 2018
  text: 20180302
  day: 02
PublicationDecade 2010
PublicationYear 2018
RelatedCompanies JUZHI HENGXIN (TIANJIN) TECHNOLOGY CO., LTD
RelatedCompanies_xml – name: JUZHI HENGXIN (TIANJIN) TECHNOLOGY CO., LTD
Score 3.2539923
Snippet The utility model discloses a system on chip/SOC application structure that resets, this structure includes external input clock CLK_in, the external input...
SourceID epo
SourceType Open Access Repository
SubjectTerms CALCULATING
COMPUTING
COUNTING
ELECTRIC DIGITAL DATA PROCESSING
PHYSICS
Title System on chip/SOC application structure that resets
URI https://worldwide.espacenet.com/publicationDetails/biblio?FT=D&date=20180302&DB=EPODOC&locale=&CC=CN&NR=207067929U
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwfV1LS8NAEB5qfd40KmpVFpHcQm2S5nEIQjcNRTAp2khvJZsHqYckmIjgr3d2m9qeet2BZXbZ2ZnZme9bgEctVpnBMt7gYKqKjg5AsW2GWWvEonSQaMyKBdunb0xC_WU-nHfgc42FETyhP4IcES0qRntvxH1dbR6xXNFbWffZEofKZ2_muHKbHQ8sPLOq7I6c8TRwAypT6lBf9t9QZvInE9UO92Afw2hTJG0fI45KqbZdincKB1OcrWjOoPObS3BM1z-vSXD02ha8JTgUHZpxjYOtFdbnoK9oxklZkDhfVv33gJKtQjRZccJ-f6WkyaOGcIBRU1_Agzee0YmCiiz-V72g_kbnULuEblEW6RUQDpPSDMtKDF6UtJ7QvWRagmGnwQbDzEquobdjopud0h6c8E0UPVbqLXRR3fQOnW7D7sVu_QFMM4Ud
link.rule.ids 230,309,783,888,25577,76883
linkProvider European Patent Office
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwY2BQMU42SjJLSgMtcDA30jUBVgC6lpZJwF5rYlJiqmGKcZJFMvi0Tz8zj1ATrwjTCCaGLNheGPA5oeXgwxGBOSoZmN9LwOV1AWIQywW8trJYPykTKJRv7xZi66IG7R0bWgDTrJGai5Ota4C_i7-zmrOzrbOfml8QUM4cNGRiZBnKzMAKbGJbgLtKYU6gXSkFyFWKmyADWwDQtLwSIQamqgxhBk5n2M1rwgwcvtAJb2EGdvAKzeRioCA0FxaLMJhAjhlXyM9TSM7ILNAP9ndWQJqIVoCcCVtalKpQkpFYogDaYFRSLMqg5OYa4uyhC3RIPNzX8c5-CDeHGosxsOTl56VKMCiAtkkZAz2QYgaalLQwAFYvacYpwGanWZKhaZpFiiSDNB6DpPDKyjNweoT4-sT7ePp5SzNwgQIUvN7KSIaBBej0VFlgBVySJAcOOQCyU4gN
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Apatent&rft.title=System+on+chip%2FSOC+application+structure+that+resets&rft.inventor=WEI+JIANLEI&rft.date=2018-03-02&rft.externalDBID=U&rft.externalDocID=CN207067929UU