Reduction of leakage current and power in full subtractor using MTCMOS technique

In this paper a full subtractor using MTCMOS technique design is proposed. Combinational logic has extensive applications in quantum computing, low power VLSI design and optical computing. Reducing power dissipation is one of the most principle subjects in VLSI design today. But Scaling causes sub t...

Full description

Saved in:
Bibliographic Details
Published in2013 International Conference on Computer Communication and Informatics pp. 1 - 4
Main Authors Gautam, M., Akashe, S.
Format Conference Proceeding Journal Article
LanguageEnglish
Published IEEE 01.01.2013
Subjects
Online AccessGet full text
ISBN1467329061
9781467329064
DOI10.1109/ICCCI.2013.6466143

Cover

Abstract In this paper a full subtractor using MTCMOS technique design is proposed. Combinational logic has extensive applications in quantum computing, low power VLSI design and optical computing. Reducing power dissipation is one of the most principle subjects in VLSI design today. But Scaling causes sub threshold leakage currents to become a large component of total power dissipation. Low-power design techniques proposed to minimize the active leakage power in nanoscale CMOS very large scale integration (VLSI) systems. Using MTCMOS approach compare leakage current and leakage power of full subtractor in active mode. leakage current in conventional full subtractor is 228.7 fA and proposed full subtractor is 271.1 fA, reduction in current is 15.63%. simulation result is performed at 0.7 volt using cadence virtuoso tool in 45 nanometer technology.
AbstractList In this paper a full subtractor using MTCMOS technique design is proposed. Combinational logic has extensive applications in quantum computing, low power VLSI design and optical computing. Reducing power dissipation is one of the most principle subjects in VLSI design today. But Scaling causes sub threshold leakage currents to become a large component of total power dissipation. Low-power design techniques proposed to minimize the active leakage power in nanoscale CMOS very large scale integration (VLSI) systems. Using MTCMOS approach compare leakage current and leakage power of full subtractor in active mode. leakage current in conventional full subtractor is 228.7 fA and proposed full subtractor is 271.1 fA, reduction in current is 15.63%. simulation result is performed at 0.7 volt using cadence virtuoso tool in 45 nanometer technology.
Author Gautam, M.
Akashe, S.
Author_xml – sequence: 1
  givenname: M.
  surname: Gautam
  fullname: Gautam, M.
  email: Milind.gautam795@gmail.com
  organization: M-Tech VLSI Design, ITM Univ., Gwalior, India
– sequence: 2
  givenname: S.
  surname: Akashe
  fullname: Akashe, S.
  email: Shyam.akashe@itmuniversity.ac.in
  organization: ITM Univ., Gwalior, India
BookMark eNo1UMtKAzEAjKigrf0BveTopTUvk81RFh8FS0XreUnzqNFtUvNA_HsXWk_DwDyYGYGTEIMF4BKjGcZI3szbtp3PCMJ0xhnnmNEjMJGiwYwLSiQS-BiM_gnHZ2CS8ydCaDBzQtA5eHm1puriY4DRwd6qL7WxUNeUbChQBQN38ccm6AN0te9hruuSlC4xwZp92MDFql0s32Cx-iP472ovwKlTfbaTA47B-8P9qn2aPi8f5-3d89QTwcoUG-WINNwZ3hDKmRSYIqyFMQ1Bwx7G9doMCyWRznGGGyaIdooRhW6xo5SOwfU-d5fiUJtLt_VZ275XwcaaO9wgxNgQhAbp1V7qrbXdLvmtSr_d4S_6Bx1dXog
ContentType Conference Proceeding
Journal Article
DBID 6IE
6IL
CBEJK
RIE
RIL
7SC
7SP
8FD
JQ2
L7M
L~C
L~D
DOI 10.1109/ICCCI.2013.6466143
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
Computer and Information Systems Abstracts
Electronics & Communications Abstracts
Technology Research Database
ProQuest Computer Science Collection
Advanced Technologies Database with Aerospace
Computer and Information Systems Abstracts – Academic
Computer and Information Systems Abstracts Professional
DatabaseTitle Technology Research Database
Computer and Information Systems Abstracts – Academic
Electronics & Communications Abstracts
ProQuest Computer Science Collection
Computer and Information Systems Abstracts
Advanced Technologies Database with Aerospace
Computer and Information Systems Abstracts Professional
DatabaseTitleList
Technology Research Database
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
EISBN 9781467329071
1467329053
9781467329057
146732907X
EndPage 4
ExternalDocumentID 6466143
Genre orig-research
GroupedDBID 6IE
6IF
6IK
6IL
6IN
AAJGR
AAWTH
ADFMO
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
IEGSK
IERZE
OCL
RIE
RIL
7SC
7SP
8FD
JQ2
L7M
L~C
L~D
ID FETCH-LOGICAL-i274t-1daf29d6fd682364971301c7dd82020146cbd109929ff6418472cfa42a051f333
IEDL.DBID RIE
ISBN 1467329061
9781467329064
IngestDate Fri Jul 11 03:12:29 EDT 2025
Wed Aug 27 04:54:27 EDT 2025
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i274t-1daf29d6fd682364971301c7dd82020146cbd109929ff6418472cfa42a051f333
Notes ObjectType-Article-2
SourceType-Scholarly Journals-1
ObjectType-Conference-1
ObjectType-Feature-3
content type line 23
SourceType-Conference Papers & Proceedings-2
PQID 1800440140
PQPubID 23500
PageCount 4
ParticipantIDs ieee_primary_6466143
proquest_miscellaneous_1800440140
PublicationCentury 2000
PublicationDate 2013-Jan.
20130101
PublicationDateYYYYMMDD 2013-01-01
PublicationDate_xml – month: 01
  year: 2013
  text: 2013-Jan.
PublicationDecade 2010
PublicationTitle 2013 International Conference on Computer Communication and Informatics
PublicationTitleAbbrev ICCCI
PublicationYear 2013
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0001106220
Score 1.5250299
Snippet In this paper a full subtractor using MTCMOS technique design is proposed. Combinational logic has extensive applications in quantum computing, low power VLSI...
SourceID proquest
ieee
SourceType Aggregation Database
Publisher
StartPage 1
SubjectTerms cmos circuit
CMOS integrated circuits
CMOS technology
Computer simulation
Design engineering
Electric power generation
full subtractor
Integrated circuits
Leakage current
Logic gates
low power design
MTCMOS
Nanostructure
Power dissipation
Transistors
Very large scale integration
Title Reduction of leakage current and power in full subtractor using MTCMOS technique
URI https://ieeexplore.ieee.org/document/6466143
https://www.proquest.com/docview/1800440140
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3NT8IwFG-Akyc1YMSv1MSjg62r3XZeJGCCEoWE29L1wxDMILBd_Ot9rwxM1IO39dBme33r6_v6_Qi5C1limS-1J3mgPA43Ui9WgfVCMNY2sFLHDsR1_CyGM_40f5g3yP2hF8YY44rPTA8fXS5fr1SFobK-4GhNwiZpgprterW-4yng2zDmu94tEYWIYh7sIZ3qMd83zfhJf5Sm6Qgru8JevWpNr_LrTHaGZnBMxvtX3NWXLHtVmffU5w_0xv9-wwnpfLf00cnBWJ2ShinaZPKKwK24NXRl6YeRSzhdqNpBNlFZaLpGEjW6KCiG6em2ysuNI-ihWC__TsfTdPzyRg9AsB0yGzxO06FXUyx4C3BHSy_Q0rJEC6sFMp_zBHxWP1CR1nAzYAgso3KNyTPYUis4uIMRU1ZyJuFntmEYnpFWsSrMOaFCJHGEUs9zxWPMJloYJjKHGaAHeZe0URrZeoeikdWC6JLbvbwz0GxMV8jCrKptFsSODxs8wIu_p16SI-bIKTAgckVa5aYy13BFKPMbpxtfG461Zw
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1LT4QwEG58HPSkxjWuz5p4FHZpKwtnotlVUaNr4o2UPsxGAxuFi7_emQJroh680UMbmA6dzuv7CDnlLLZsKLUnRaA8ATdSL1KB9TgYaxtYqSMH4prehuMncfV8_rxEzha9MMYYV3xmfHx0uXxdqhpDZYNQoDXhy2QV7L44b7q1viMq4N0wNnTdW-GII4550IE6tWPRtc0M48EkSZIJ1nZxv123JVj5dSo7U3O5QdLuJZsKk1e_rnJfff7Ab_zvV2yS3ndTH71fmKstsmSKbXL_gNCtuDm0tPTNyFc4X6hqQJuoLDSdI40anRUUA_X0o86rd0fRQ7Fi_oWm0yS9e6QLKNgeebq8mCZjryVZ8GbgkFZeoKVlsQ6tDpH7XMTgtQ4DNdIa7gYMoWVUrjF9BptqQwEO4YgpKwWT8DtbzvkOWSnKwuwSGoZxNEKp57kSEeYTLQxjmcMM0IS8T7ZRGtm8wdHIWkH0yUkn7wx0GxMWsjBl_ZEFkWPEBh9w7--px2RtPE1vspvJ7fU-WWeOqgLDIwdkpXqvzSFcGKr8yOnJF89IuLQ
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2013+International+Conference+on+Computer+Communication+and+Informatics&rft.atitle=Reduction+of+leakage+current+and+power+in+full+subtractor+using+MTCMOS+technique&rft.au=Gautam%2C+M.&rft.au=Akashe%2C+S.&rft.date=2013-01-01&rft.pub=IEEE&rft.isbn=9781467329064&rft.spage=1&rft.epage=4&rft_id=info:doi/10.1109%2FICCCI.2013.6466143&rft.externalDocID=6466143
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781467329064/lc.gif&client=summon&freeimage=true
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781467329064/mc.gif&client=summon&freeimage=true
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781467329064/sc.gif&client=summon&freeimage=true