A method of analog circuit optimization using adjoint sensitivity analysis

Analog circuit designing is an important aspect of VLSI chip design process. For the designing of analog circuits, electronic design automation tools need to be equipped with state-of-the-art efficient circuit analysis and optimization techniques. In this paper, a novel approach to optimize analog c...

Full description

Saved in:
Bibliographic Details
Published inRADIOELEKTRONIKA 2015 : proceedings of 25th International Conference : April 21-22, 2015, Pardubice, Czech Republic pp. 75 - 80
Main Authors Joshi, Deepak, Dash, Satyabrata, Bhattacharjee, R., Trivedi, Gaurav
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.04.2015
Subjects
Online AccessGet full text
ISBN1479981176
9781479981175
DOI10.1109/RADIOELEK.2015.7129048

Cover

Loading…
Abstract Analog circuit designing is an important aspect of VLSI chip design process. For the designing of analog circuits, electronic design automation tools need to be equipped with state-of-the-art efficient circuit analysis and optimization techniques. In this paper, a novel approach to optimize analog circuits (for gain, bandwidth and slew rate) is proposed using adjoint circuit analysis method. In this method an adjoint network of the original electrical (or electronic) circuit is constructed by using linearized circuit of the original electrical network in which MOS transistors are replaced by their small signal model. The objective function need to be analyzed for the optimization of analog circuit is evaluated using linearized circuit and its adjoint network (circuit) along with steepest descent method to find the next set of design parameters to optimize circuit in the design space. Barzilai and Borwein method is used to find the direction of design parameter vector during circuit optimization process. In this paper a basic cascode amplifier circuit has been designed at 180nm technology to prove the correctness of proposed method. To prove the effectiveness of the proposed approach, a two-stage operational amplifier circuit is also designed for gain optimization subject to a variety of design conditions and constraints. The solution of these circuits, designed with the optimized parameters calculated using our proposed method, matches with the solution of cascode amplifier and two-stage operational amplifier circuits designed using Mentor Graphics tool Pyxis (Eldo).
AbstractList Analog circuit designing is an important aspect of VLSI chip design process. For the designing of analog circuits, electronic design automation tools need to be equipped with state-of-the-art efficient circuit analysis and optimization techniques. In this paper, a novel approach to optimize analog circuits (for gain, bandwidth and slew rate) is proposed using adjoint circuit analysis method. In this method an adjoint network of the original electrical (or electronic) circuit is constructed by using linearized circuit of the original electrical network in which MOS transistors are replaced by their small signal model. The objective function need to be analyzed for the optimization of analog circuit is evaluated using linearized circuit and its adjoint network (circuit) along with steepest descent method to find the next set of design parameters to optimize circuit in the design space. Barzilai and Borwein method is used to find the direction of design parameter vector during circuit optimization process. In this paper a basic cascode amplifier circuit has been designed at 180nm technology to prove the correctness of proposed method. To prove the effectiveness of the proposed approach, a two-stage operational amplifier circuit is also designed for gain optimization subject to a variety of design conditions and constraints. The solution of these circuits, designed with the optimized parameters calculated using our proposed method, matches with the solution of cascode amplifier and two-stage operational amplifier circuits designed using Mentor Graphics tool Pyxis (Eldo).
Author Trivedi, Gaurav
Dash, Satyabrata
Joshi, Deepak
Bhattacharjee, R.
Author_xml – sequence: 1
  givenname: Deepak
  surname: Joshi
  fullname: Joshi, Deepak
  email: d.joshi@iitg.emet.in
  organization: Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
– sequence: 2
  givenname: Satyabrata
  surname: Dash
  fullname: Dash, Satyabrata
  email: satyabrata@iitg.emet.in
  organization: Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
– sequence: 3
  givenname: R.
  surname: Bhattacharjee
  fullname: Bhattacharjee, R.
  email: ratnajit@iitg.emet.in
  organization: Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
– sequence: 4
  givenname: Gaurav
  surname: Trivedi
  fullname: Trivedi, Gaurav
  email: trivedi@iitg.emet.in
  organization: Dept. of Electron. & Electr. Eng., Indian Inst. of Technol. Guwahati, Guwahati, India
BookMark eNpFj81KAzEURiMqaGufQJC8QGvuTCY_y1KrVgsF0XVJMnfqLW1SmlSoTy9owdXHWZwDX49dxBSRsTsQIwBh79_GD7PFdD59HVUCmpGGygppzlgPpLbWANjq_B-0umKDnNdCCLBKGyWv2cuYb7F8ppanjrvoNmnFA-3DgQpPu0Jb-naFUuSHTHHFXbtOFAvPGDMV-qJy_LWOmfINu-zcJuPgtH328Th9nzwP54un2WQ8HxLopgyxVY3sQqMkYCudkcp02LVdF7SpdQPWC2d1MBLRV95bUL71IXiJunYgsO6z278uIeJyt6et2x-Xp-_1D-jrUtk
ContentType Conference Proceeding
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1109/RADIOELEK.2015.7129048
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Proceedings Order Plan All Online (POP All Online) 1998-present by volume
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EISBN 1479981192
9781479981199
EndPage 80
ExternalDocumentID 7129048
Genre orig-research
GroupedDBID 6IE
6IF
6IK
6IL
6IN
AAJGR
AAWTH
ADFMO
ALMA_UNASSIGNED_HOLDINGS
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
IEGSK
IERZE
OCL
RIE
RIL
ID FETCH-LOGICAL-i175t-ed654fc5641ed4a8468fefdffc7837519b0a97c84eeb2bb916bdbccb4e73a10e3
IEDL.DBID RIE
ISBN 1479981176
9781479981175
IngestDate Wed Aug 27 02:14:07 EDT 2025
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-i175t-ed654fc5641ed4a8468fefdffc7837519b0a97c84eeb2bb916bdbccb4e73a10e3
PageCount 6
ParticipantIDs ieee_primary_7129048
PublicationCentury 2000
PublicationDate 2015-April
PublicationDateYYYYMMDD 2015-04-01
PublicationDate_xml – month: 04
  year: 2015
  text: 2015-April
PublicationDecade 2010
PublicationTitle RADIOELEKTRONIKA 2015 : proceedings of 25th International Conference : April 21-22, 2015, Pardubice, Czech Republic
PublicationTitleAbbrev RADIOELEK
PublicationYear 2015
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0001967864
Score 1.5789056
Snippet Analog circuit designing is an important aspect of VLSI chip design process. For the designing of analog circuits, electronic design automation tools need to...
SourceID ieee
SourceType Publisher
StartPage 75
SubjectTerms Adjoint sensitivity
Barzilai and Borwein method
Objective function
Operational amplifiers
Robustness
Steepest descent
Title A method of analog circuit optimization using adjoint sensitivity analysis
URI https://ieeexplore.ieee.org/document/7129048
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV27TsMwFLVKJ1h4tIi3PDCStGlsJx4raFUKBYSo1K3y4xoFRIJKsvD12EnaAmJgSyI5sq6l-_I55yJ0HjoBQka1p3pGeoSA8Th1V-zOX5rAkDB2bOTJHRtNyXhGZw10seLCAEAJPgPfPZZ3-TpThWuVdSLXNCHxBtqwhVvF1Vr3U7h1u4yU3K3I1hBBELGlpFP9TmuGcNDlncf-1fX94HZw49Bd1K___GPEShlhhttostxbBSx59Ytc-urzl2zjfze_g9prLh9-WEWpXdSAdA9tfZMhbKFxH1eDpHFmsEhdOwerZKGKJMeZdSlvNVcTO5D8Mxb6JUvSHH847Hs1fKJc5bRN2mg6HDxdjrx6xoKXWIPkHmhGiVGUkQA0ETYbiQ0YbYyKbOlq0zvZFTxSMQFbgktpk0mppVKSQBSKoAvhPmqmWQoHCAunJtbjMmRakchwrsLYiFgzkAKo0Yeo5awyf69kNOa1QY7-_nyMNt3JVCCZE9TMFwWc2vify7Py4L8AFlqt2g
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV05T8MwGLVKGYCFo0XceGAkadPYTjxW0Ko3CLVSt8onCogElWTh12MnaQuIgS2JlMj6HH2X33sfADe-FSAkWDqipbmDkNIOxfaI3fpL7Wnkh5aNPJ6Q3gwN5nheAbdrLoxSKgefKdde5mf5MhGZbZU1Ats0QeEW2DZxH9GCrbXpqFDjeAnK2VuBqSI8LyArUafyHpccYa9JG0_t-_5DZ9QZWnwXdstv_xiykseY7j4Yr1ZXQEte3Szlrvj8Jdz43-UfgPqGzQcf13HqEFRUfAT2vgkR1sCgDYtR0jDRkMW2oQNFtBRZlMLEOJW3kq0JLUz-GTL5kkRxCj8s-r0YP5G_ZdVN6mDW7Uzvek45ZcGJjEFSR0mCkRaYIE9JxEw-EmqlpdYiMMWrSfB4k9FAhEiZIpxzk05yyYXgSAU-85rKPwbVOInVCYDM6om1KPeJFCjQlAo_1CyURHGmsJanoGatsngvhDQWpUHO_n58DXZ60_FoMepPhudg1-5SAZm5ANV0malLkw2k_Cr_Cb4AZxWxKg
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=RADIOELEKTRONIKA+2015+%3A+proceedings+of+25th+International+Conference+%3A+April+21-22%2C+2015%2C+Pardubice%2C+Czech+Republic&rft.atitle=A+method+of+analog+circuit+optimization+using+adjoint+sensitivity+analysis&rft.au=Joshi%2C+Deepak&rft.au=Dash%2C+Satyabrata&rft.au=Bhattacharjee%2C+R.&rft.au=Trivedi%2C+Gaurav&rft.date=2015-04-01&rft.pub=IEEE&rft.isbn=9781479981175&rft.spage=75&rft.epage=80&rft_id=info:doi/10.1109%2FRADIOELEK.2015.7129048&rft.externalDocID=7129048
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781479981175/lc.gif&client=summon&freeimage=true
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781479981175/mc.gif&client=summon&freeimage=true
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781479981175/sc.gif&client=summon&freeimage=true