Generalized Graph Connections for Dataflow Modeling of DSP Applications

In dataflow representations for signal processing systems, applications are represented as directed graphs in which vertices represent computations and edges correspond to buffers that store data as it passes between computations. The buffers are single-input, single-output components that manage da...

Full description

Saved in:
Bibliographic Details
Published in2018 IEEE International Workshop on Signal Processing Systems (SiPS) pp. 1 - 6
Main Authors Liu, Yanzhou, Barford, Lee, Bhattacharyya, Shuvra S.
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.10.2018
Subjects
Online AccessGet full text
ISSN2374-7390
DOI10.1109/SiPS.2018.8598305

Cover

Loading…
More Information
Summary:In dataflow representations for signal processing systems, applications are represented as directed graphs in which vertices represent computations and edges correspond to buffers that store data as it passes between computations. The buffers are single-input, single-output components that manage data in a first-in, first-out (FIFO) fashion. In this paper, we generalize the concept of dataflow buffers with a concept called "passive blocks". Like dataflow buffers, passive blocks are used to store data during the intervals between its generation by producing actors, and its use by consuming actors. However, passive blocks can have multiple inputs and multiple outputs, and can incorporate operations on and rearrangements of the stored data subject to certain constraints. We define a form of flowgraph representation that is based on replacing dataflow edges with the proposed concept of passive blocks. We present a structured design methodology for utilizing this new form of signal processing flowgraph, and demonstrate its utility in improving memory management efficiency, and execution time performance.
ISSN:2374-7390
DOI:10.1109/SiPS.2018.8598305