Hybrid ASIC/FPGA System for Fully Automatic Stereo-to-Multiview Conversion Using IDW

Recently, multiview autostereoscopic dis-plays (MADs), which enable a limited glasses-free 3D experience, have become commercially available. The main problem of MADs is that they require several (typically eight or nine) views, while most of the 3D video content is in stereoscopic 3D today. In orde...

Full description

Saved in:
Bibliographic Details
Published inIEEE transactions on circuits and systems for video technology Vol. 26; no. 11; pp. 2093 - 2108
Main Authors Schaffner, Michael, Gurkaynak, Frank K., Greisen, Pierre, Kaeslin, Hubert, Benini, Luca, Smolic, Aljosa
Format Journal Article
LanguageEnglish
Published New York IEEE 01.11.2016
The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
Subjects
Online AccessGet full text

Cover

Loading…
Abstract Recently, multiview autostereoscopic dis-plays (MADs), which enable a limited glasses-free 3D experience, have become commercially available. The main problem of MADs is that they require several (typically eight or nine) views, while most of the 3D video content is in stereoscopic 3D today. In order to bridge this gap, the research community started to devise automatic multiview synthesis (MVS) methods. These algorithms require real-time processing and should be portable to end-user devices to develop their full potential. To this end, we revisit an algorithmic solution based on image domain warping (IDW) and devise a hardware architecture of a complete synthesis pipeline, provide insights into where the computationally challenging parts are, and present implementation results of a hybrid field programmable gate array/application-specific integrated circuit prototype, which is the first hardware implementation of a complete IDW-based MVS system. Based on these results, we also estimate the complexity and energy efficiency of a fully integrated solution in 65- and 28-nm CMOS technology and show that a full-high-definition real-time solution on a single chip is within reach. The proposed architecture could be used as a coprocessor in a system-on-chip targeting 3D TV sets, thereby enabling efficient content generation with limited user interaction (e.g., depth range adjustment) in real time.
AbstractList Recently, multiview autostereoscopic dis-plays (MADs), which enable a limited glasses-free 3D experience, have become commercially available. The main problem of MADs is that they require several (typically eight or nine) views, while most of the 3D video content is in stereoscopic 3D today. In order to bridge this gap, the research community started to devise automatic multiview synthesis (MVS) methods. These algorithms require real-time processing and should be portable to end-user devices to develop their full potential. To this end, we revisit an algorithmic solution based on image domain warping (IDW) and devise a hardware architecture of a complete synthesis pipeline, provide insights into where the computationally challenging parts are, and present implementation results of a hybrid field programmable gate array/application-specific integrated circuit prototype, which is the first hardware implementation of a complete IDW-based MVS system. Based on these results, we also estimate the complexity and energy efficiency of a fully integrated solution in 65- and 28-nm CMOS technology and show that a full-high-definition real-time solution on a single chip is within reach. The proposed architecture could be used as a coprocessor in a system-on-chip targeting 3D TV sets, thereby enabling efficient content generation with limited user interaction (e.g., depth range adjustment) in real time.
Author Greisen, Pierre
Kaeslin, Hubert
Schaffner, Michael
Gurkaynak, Frank K.
Benini, Luca
Smolic, Aljosa
Author_xml – sequence: 1
  givenname: Michael
  surname: Schaffner
  fullname: Schaffner, Michael
  email: schaffner@iis.ee.ethz.ch
  organization: ETH Zurich, Zürich, Switzerland
– sequence: 2
  givenname: Frank K.
  surname: Gurkaynak
  fullname: Gurkaynak, Frank K.
  email: kgf@iis.ee.ethz.ch
  organization: ETH Zurich, Zürich, Switzerland
– sequence: 3
  givenname: Pierre
  surname: Greisen
  fullname: Greisen, Pierre
  email: greisen@iis.ee.ethz.ch
  organization: ETH Zurich, Zürich, Switzerland
– sequence: 4
  givenname: Hubert
  surname: Kaeslin
  fullname: Kaeslin, Hubert
  email: kaeslin@iis.ee.ethz.ch
  organization: ETH Zurich, Zürich, Switzerland
– sequence: 5
  givenname: Luca
  surname: Benini
  fullname: Benini, Luca
  email: benini@iis.ee.ethz.ch
  organization: ETH Zurich, Zürich, Switzerland
– sequence: 6
  givenname: Aljosa
  surname: Smolic
  fullname: Smolic, Aljosa
  email: smolic@disneyresearch.com
  organization: Disney Res., Zürich, Switzerland
BookMark eNp9kE1PwzAMhiM0JLbBH4BLJM7d8tG0yXEq7EMaAqkdHKu2S1GmrhlJOtR_T8YQBw6cbMt-7NfvCAxa3UoAbjGaYIzENEvS12xCEGYTwhCOQnQBhpgxHhCC2MDniOGAE8yuwMjaHUI45GE8BNmyL43awlm6Sqbzl8UMpr11cg9rbeC8a5oezjqn94VTFUydNFIHTgdPXePUUclPmOj2KI1VuoUbq9p3uHp4uwaXddFYefMTx2Azf8ySZbB-XqyS2TqoaMRc4OXKmtOQCxphUvMtLVEYyy1HdRTLiPGah75mpaxFWBJRCN8XBFWIUoEwoWNwf957MPqjk9blO92Z1p_MMafM04LHfoqfpyqjrTWyzivl_D-6daZQTY5RfvIw__YwP3mY_3joUfIHPRi1L0z_P3R3hpSU8heIKcWRV_UFlbd8-g
CODEN ITCTEM
CitedBy_id crossref_primary_10_1109_JDT_2016_2602386
crossref_primary_10_1109_TCSVT_2017_2732061
crossref_primary_10_1109_TIP_2017_2757259
crossref_primary_10_1007_s00371_018_1508_8
crossref_primary_10_1587_transcom_2019EBP3105
Cites_doi 10.1109/JPROC.2010.2098350
10.1109/TCSVT.2011.2148410
10.1109/CVPR.2007.383248
10.1109/ICASSP.2013.6638055
10.1016/j.vlsi.2013.11.002
10.1109/CVMP.2011.25
10.1109/MSP.2010.939077
10.1145/1179849.1179983
10.1007/978-1-4614-6859-2_1
10.1109/TCSVT.2013.2244797
10.1109/FPT.2008.4762363
10.1201/b10644
10.1109/TCSVT.2012.2201671
10.7873/DATE.2015.0408
10.1145/1778765.1778812
10.1038/495316a
10.1109/ISCAS.2010.5537312
10.1109/MSP.2007.905706
10.1109/TPAMI.2011.222
10.1109/ICSCS.2009.5412615
10.1145/1882261.1866186
10.1117/12.829372
10.1109/TCSVT.2010.2045814
10.1137/1.9780898718003
10.1109/ICIP.2014.7025586
10.1145/1950413.1950428
10.1145/1508128.1508166
10.1137/1.9781611971484
10.1109/ICIP.2012.6467103
10.1109/TIP.2013.2264817
10.1109/ESSCIRC.2013.6649072
10.1109/TIP.2014.2303640
10.1109/CVMP.2011.11
10.1109/TCE.2014.6780927
10.1016/j.parco.2012.03.001
10.1111/cgf.12291
10.1007/978-3-319-23799-2_7
10.1109/34.730558
10.1007/978-1-4419-9964-1_3
ContentType Journal Article
Copyright Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2016
Copyright_xml – notice: Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2016
DBID 97E
RIA
RIE
AAYXX
CITATION
7SC
7SP
8FD
JQ2
L7M
L~C
L~D
DOI 10.1109/TCSVT.2015.2501640
DatabaseName IEEE Xplore (IEEE)
IEEE All-Society Periodicals Package (ASPP) 1998–Present
IEEE Electronic Library (IEL)
CrossRef
Computer and Information Systems Abstracts
Electronics & Communications Abstracts
Technology Research Database
ProQuest Computer Science Collection
Advanced Technologies Database with Aerospace
Computer and Information Systems Abstracts – Academic
Computer and Information Systems Abstracts Professional
DatabaseTitle CrossRef
Technology Research Database
Computer and Information Systems Abstracts – Academic
Electronics & Communications Abstracts
ProQuest Computer Science Collection
Computer and Information Systems Abstracts
Advanced Technologies Database with Aerospace
Computer and Information Systems Abstracts Professional
DatabaseTitleList Technology Research Database

Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Engineering
EISSN 1558-2205
EndPage 2108
ExternalDocumentID 10_1109_TCSVT_2015_2501640
7331618
Genre orig-research
GroupedDBID -~X
0R~
29I
4.4
5GY
5VS
6IK
97E
AAJGR
AARMG
AASAJ
AAWTH
ABAZT
ABQJQ
ABVLG
ACGFO
ACGFS
ACIWK
AENEX
AETIX
AGQYO
AGSQL
AHBIQ
AI.
AIBXA
AKJIK
AKQYR
ALLEH
ALMA_UNASSIGNED_HOLDINGS
ASUFR
ATWAV
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CS3
DU5
EBS
EJD
HZ~
H~9
ICLAB
IFIPE
IFJZH
IPLJI
JAVBF
LAI
M43
O9-
OCL
P2P
RIA
RIE
RNS
RXW
TAE
TN5
VH1
AAYXX
CITATION
RIG
7SC
7SP
8FD
JQ2
L7M
L~C
L~D
ID FETCH-LOGICAL-c365t-201ef834893612f8d3b047ed80f67e658f8447e5bef94b29a9b04920c03390123
IEDL.DBID RIE
ISSN 1051-8215
IngestDate Mon Jun 30 12:40:33 EDT 2025
Thu Apr 24 23:03:17 EDT 2025
Tue Jul 01 00:41:08 EDT 2025
Tue Aug 26 16:43:22 EDT 2025
IsPeerReviewed true
IsScholarly true
Issue 11
Language English
License https://ieeexplore.ieee.org/Xplorehelp/downloads/license-information/IEEE.html
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-c365t-201ef834893612f8d3b047ed80f67e658f8447e5bef94b29a9b04920c03390123
Notes ObjectType-Article-1
SourceType-Scholarly Journals-1
ObjectType-Feature-2
content type line 14
PQID 1835844987
PQPubID 85433
PageCount 16
ParticipantIDs ieee_primary_7331618
proquest_journals_1835844987
crossref_citationtrail_10_1109_TCSVT_2015_2501640
crossref_primary_10_1109_TCSVT_2015_2501640
ProviderPackageCode CITATION
AAYXX
PublicationCentury 2000
PublicationDate 2016-11-01
PublicationDateYYYYMMDD 2016-11-01
PublicationDate_xml – month: 11
  year: 2016
  text: 2016-11-01
  day: 01
PublicationDecade 2010
PublicationPlace New York
PublicationPlace_xml – name: New York
PublicationTitle IEEE transactions on circuits and systems for video technology
PublicationTitleAbbrev TCSVT
PublicationYear 2016
Publisher IEEE
The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
Publisher_xml – name: IEEE
– name: The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
References ref14
ref53
ref52
ref11
hartley (ref24) 2000
ref17
ref16
ref19
ref18
tsung (ref45) 2011
ref51
ref50
zhu (ref3) 2014
ref48
ref47
ref42
ref41
ref44
guo (ref29) 2008
ref8
ref7
ref9
ref4
kaeslin (ref49) 2014
ref6
ref5
ref40
fan (ref43) 2013
wolberg (ref12) 1990; 3
ref34
chang (ref46) 2011
ref37
ref36
ref31
ref30
riechert (ref35) 2012; 4
ref33
ref32
tanimoto (ref10) 2009
ref2
ref39
ref38
müller (ref22) 2011
mendiburu (ref1) 2009
ref23
ref26
ref25
ref20
ref21
ref28
ref27
greisen (ref15) 2012
ndjiki-nya (ref13) 2010
References_xml – ident: ref2
  doi: 10.1109/JPROC.2010.2098350
– ident: ref44
  doi: 10.1109/TCSVT.2011.2148410
– ident: ref47
  doi: 10.1109/CVPR.2007.383248
– start-page: 1
  year: 2008
  ident: ref29
  article-title: Spatio-temporal saliency detection using phase spectrum of quaternion Fourier transform
  publication-title: Proc IEEE Conf CVPR
– ident: ref53
  doi: 10.1109/ICASSP.2013.6638055
– ident: ref40
  doi: 10.1016/j.vlsi.2013.11.002
– ident: ref8
  doi: 10.1109/CVMP.2011.25
– start-page: 424
  year: 2010
  ident: ref13
  article-title: Depth image based rendering with advanced texture synthesis
  publication-title: Proc IEEE ICME
– ident: ref9
  doi: 10.1109/MSP.2010.939077
– ident: ref33
  doi: 10.1145/1179849.1179983
– start-page: 1
  year: 2011
  ident: ref46
  article-title: A 94 fps view synthesis engine for HD1080p video
  publication-title: Proc IEEE VCIP
– ident: ref6
  doi: 10.1007/978-1-4614-6859-2_1
– ident: ref18
  doi: 10.1109/TCSVT.2013.2244797
– ident: ref51
  doi: 10.1109/FPT.2008.4762363
– ident: ref48
  doi: 10.1201/b10644
– ident: ref16
  doi: 10.1109/TCSVT.2012.2201671
– ident: ref32
  doi: 10.7873/DATE.2015.0408
– ident: ref21
  doi: 10.1145/1778765.1778812
– ident: ref4
  doi: 10.1038/495316a
– ident: ref42
  doi: 10.1109/ISCAS.2010.5537312
– ident: ref5
  doi: 10.1109/MSP.2007.905706
– year: 2011
  ident: ref22
  publication-title: Report of Subjective Test Results from the Call for Proposals on 3D Video Coding
– ident: ref25
  doi: 10.1109/TPAMI.2011.222
– year: 2009
  ident: ref1
  publication-title: 3D Movie Making
– ident: ref37
  doi: 10.1109/ICSCS.2009.5412615
– ident: ref19
  doi: 10.1145/1882261.1866186
– volume: 4
  start-page: 8
  year: 2012
  ident: ref35
  article-title: Fully automatic stereo-to-multiview conversion in autostereoscopic displays
  publication-title: Best ET IBC
– start-page: 1
  year: 2013
  ident: ref43
  article-title: DIBR based multi-view generator circuit and chip design
  publication-title: Proc 9th ICCS
– year: 2014
  ident: ref49
  publication-title: Top-Down Digital VLSI Design From Architectures to Gate-Level Circuits and FPGAs
– ident: ref7
  doi: 10.1117/12.829372
– ident: ref38
  doi: 10.1109/TCSVT.2010.2045814
– ident: ref31
  doi: 10.1137/1.9780898718003
– volume: 3
  year: 1990
  ident: ref12
  publication-title: Digital Image Warping
– ident: ref20
  doi: 10.1109/ICIP.2014.7025586
– ident: ref39
  doi: 10.1145/1950413.1950428
– ident: ref52
  doi: 10.1145/1508128.1508166
– year: 2009
  ident: ref10
  publication-title: View synthesis algorithm in view synthesis reference software 2 0 (VSRS2 0)
– start-page: 124
  year: 2011
  ident: ref45
  article-title: A 216 fps 4096×2160p 3DTV set-top box SoC for free-viewpoint 3DTV applications
  publication-title: Proc IEEE ISSCC
– ident: ref30
  doi: 10.1137/1.9781611971484
– ident: ref23
  doi: 10.1109/ICIP.2012.6467103
– ident: ref11
  doi: 10.1109/TIP.2013.2264817
– ident: ref17
  doi: 10.1109/ESSCIRC.2013.6649072
– ident: ref28
  doi: 10.1109/TIP.2014.2303640
– ident: ref26
  doi: 10.1109/CVMP.2011.11
– ident: ref41
  doi: 10.1109/TCE.2014.6780927
– ident: ref50
  doi: 10.1016/j.parco.2012.03.001
– ident: ref34
  doi: 10.1111/cgf.12291
– ident: ref14
  doi: 10.1007/978-3-319-23799-2_7
– year: 2014
  ident: ref3
  publication-title: 3D-TV System with Depth-Image-Based Rendering Architecture Techniques and Challenges
– year: 2000
  ident: ref24
  publication-title: Multiple View Geometry in Computer Vision
– ident: ref27
  doi: 10.1109/34.730558
– ident: ref36
  doi: 10.1007/978-1-4419-9964-1_3
– start-page: 57
  year: 2012
  ident: ref15
  article-title: Algorithm and VLSI architecture for real-time 1080p60 video retargeting
  publication-title: Proc 4th ACM SIGGRAPH/Eurograph Conf High Perform Graph
SSID ssj0014847
Score 2.2231991
Snippet Recently, multiview autostereoscopic dis-plays (MADs), which enable a limited glasses-free 3D experience, have become commercially available. The main problem...
SourceID proquest
crossref
ieee
SourceType Aggregation Database
Enrichment Source
Index Database
Publisher
StartPage 2093
SubjectTerms Algorithm design and analysis
Algorithms
Application specific integrated circuits
Application-specific integrated circuit (ASIC)
Autostereoscopic
Computer architecture
Field programmable gate arrays
FPGA
Hardware
image domain warping (IDW)
Lattices
multiview synthesis (MVS)
Pipelining (computers)
Portable equipment
Real time
Real-time systems
stereoscopic 3D (S3D)
Streaming media
Synthesis
System on chip
Three-dimensional displays
very large scale integration (VLSI)
video processing
Title Hybrid ASIC/FPGA System for Fully Automatic Stereo-to-Multiview Conversion Using IDW
URI https://ieeexplore.ieee.org/document/7331618
https://www.proquest.com/docview/1835844987
Volume 26
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV07T8MwED6VTjDwKohCQR7YIG0ejmOPVaG0SEVIbaFbFDvOAmoQpEP59ZydtOIlxJYodmT5bN93vrvvAM6F9kLFWOpomgmHJjJwJMP9qJVIUy7R4LA8BaM7NpjS21k4q8HlOhdGa22Dz3TbPFpffpqrhbkq65j6gszjG7CBhluZq7X2GFBui4khXPAcjnpslSDjis6kN36YmCiusI0KH-0D94sSslVVfhzFVr_0d2C0GlkZVvLUXhSyrd6_kTb-d-i7sF0BTdItV8Ye1PR8H7Y-0Q82YDJYmnwt0h0Pe53-_U2XlPzlBIEsMbbpknQXRW5JXckYBaBzp8gdm7NrPAqkZ0LW7X0bsaEHZHj1eADT_vWkN3CqKguOClhY4DbxdMYDQ0KDaCfjaSBdGumUuxmLNAKUjFN8D6XOBJW-SAR-F76r3MDcl_jBIdTn-VwfAfGYypJIIQTgPk2iIEk9P5V-FnoJT0Khm-Ctpj1WFQW5qYTxHFtTxBWxFVVsRBVXomrCxbrPS0nA8Wfrhpn7dctq2pvQWkk3rvboW4yHGaIvKnh0_HuvE9jEf7My87AF9eJ1oU8RghTyzK69D0p51TQ
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV3PT9swFH4CdoAdYFDQCmXzYTdIGyeOYx-rQteOFk1qgN6i2HEum5pppAf463l20opfmnZLFFux_Gy_7_m99z2Ab9LQSHOee4YV0mOZCj3FcT8aLfNcKDQ4HE_B9JqPbtiPeTTfgPN1LowxxgWfma59dL78vNRLe1XWs_UFORWb8AH1fkTrbK21z4AJV04MAQP1BGqyVYqML3vJYHab2DiuqIsqHy0E_4UacnVV3hzGTsMM92C6GlsdWPKru6xUVz--om3838F_gt0GapJ-vTb2YcMsDuDjMwLCFiSjB5uxRfqz8aA3_Pm9T2oGc4JQlljr9IH0l1XpaF3JDEVgSq8qPZe1a30KZGCD1t2NG3HBB2R8cXcIN8PLZDDymjoLng55VOFGoaYQoaWhQbxTiDxUPotNLvyCxwYhSiEYvkfKFJKpQGYSv8vA135ob0yC8Ai2FuXCfAZCuS6yWCMIEAHL4jDLaZCroIhoJrJImjbQ1bSnuiEht7UwfqfOGPFl6kSVWlGljajacLbu86em4Phn65ad-3XLZtrb0FlJN2126X2KxxniLyZFfPx-r6-wPUqmk3Qyvr46gR38D6_zEDuwVf1dmlMEJJX64tbhE5eO2H0
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=Hybrid+ASIC%2FFPGA+System+for+Fully+Automatic+Stereo-to-Multiview+Conversion+Using+IDW&rft.jtitle=IEEE+transactions+on+circuits+and+systems+for+video+technology&rft.au=Schaffner%2C+Michael&rft.au=Gurkaynak%2C+Frank+K&rft.au=Greisen%2C+Pierre&rft.au=Kaeslin%2C+Hubert&rft.date=2016-11-01&rft.pub=The+Institute+of+Electrical+and+Electronics+Engineers%2C+Inc.+%28IEEE%29&rft.issn=1051-8215&rft.eissn=1558-2205&rft.volume=26&rft.issue=11&rft.spage=2093&rft_id=info:doi/10.1109%2FTCSVT.2015.2501640&rft.externalDBID=NO_FULL_TEXT
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=1051-8215&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=1051-8215&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=1051-8215&client=summon