Power-Line-Triggered ESD Protection SCR for 0-20 GHz Applications in CMOS Technology

The high-speed circuits fabricated in the CMOS process are sensitive to the electrostatic discharge (ESD), so the ESD protection circuits are required in the chips. The protection circuit should not seriously impact the performance of high-speed circuits and provide wider bandwidth. In this work, a...

Full description

Saved in:
Bibliographic Details
Published inIEEE transactions on electron devices Vol. 70; no. 12; pp. 6103 - 6109
Main Authors Chang, Chun-Rong, Lin, Chun-Yu
Format Journal Article
LanguageEnglish
Published New York IEEE 01.12.2023
The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
Subjects
Online AccessGet full text

Cover

Loading…
More Information
Summary:The high-speed circuits fabricated in the CMOS process are sensitive to the electrostatic discharge (ESD), so the ESD protection circuits are required in the chips. The protection circuit should not seriously impact the performance of high-speed circuits and provide wider bandwidth. In this work, a 0-20 GHz ESD protection design using a distributed structure with a novel power-line-triggered silicon-controlled rectifier (PLTSCR) is proposed. This protection circuit is demonstrated in a CMOS process, and the proposed design has been investigated to have area reduction and better ESD protection ability for high-speed applications.
Bibliography:ObjectType-Article-1
SourceType-Scholarly Journals-1
ObjectType-Feature-2
content type line 14
ISSN:0018-9383
1557-9646
DOI:10.1109/TED.2023.3320985