Developing method of vector synthesis deductive logic for computer systems fault analysis

Thearticle is devoted to the development of models and methods for fault analysis for examinate test patterns.Deductive fault simulation of digital devices is the most advanced technology that serves the field of design and testing of modern computer systems. At thesame time, fault simulation solves...

Full description

Saved in:
Bibliographic Details
Published inHerald of Advanced Information Technology Vol. 5; no. 2; pp. 102 - 112
Main Author Hahanova, Anna V.
Format Journal Article
LanguageEnglish
Published 04.07.2022
Online AccessGet full text
ISSN2663-0176
2663-7731
DOI10.15276/hait.05.2022.8

Cover

Loading…
Abstract Thearticle is devoted to the development of models and methods for fault analysis for examinate test patterns.Deductive fault simulation of digital devices is the most advanced technology that serves the field of design and testing of modern computer systems. At thesame time, fault simulation solves the problem of assessing the quality of the test in the class of single constant defects. However, the computational complexity of obtaining deductive formulas, estimated as n3,isa rather difficult task for high-dimensional RTL-level functional circuits, so the deductive method is usually used only for digital circuits represented at the gate level. Next, we propose a vector method for synthesis deductive formulas for digital schemes represented by RTL elements. This method became possible due to theelement description of any complexity in the form of output states vector for combinational device. The model of xor-relationships between the wonderful logical functions (or, xor, and) of digital objects is improved, which is convoluted into zero-space. It makes possible to solve the problems of design and test, machine learning, search for similarities-differences, and destructive components in processes and phenomena. The advantages of the vector model for a compact description of objects, functions and structures are determined. It is proposed to replace analytical expressions that require algorithmically complex calculating, with vector data structures fordescribing functional logic. Vector-deductive method for synthesis formulas for transporting input fault lists is proposed. It has a quadratic computational complexity of register operations. The coordinate-vector model of defects is considered, not tied to input variables, which can be used for efficient processing of complex logic circuits when assessing the quality of synthesized tests. An algorithm for the synthesis of deductive vectors is presented, which differs from the known ones in the technological parallel processing simplicity of truth tables and makes it possible to create structural and logical conditions for simulating faults in digital projects of the gate, register and system description levels. An efficient method for the synthesis of a deductive truth table according to the rule L=T⊕Fisproposed. It differs from the known ones by using vector-coordinate parallel xor-operation. It provides the transportation of faults through a functional element of arbitrary complexity.
AbstractList Thearticle is devoted to the development of models and methods for fault analysis for examinate test patterns.Deductive fault simulation of digital devices is the most advanced technology that serves the field of design and testing of modern computer systems. At thesame time, fault simulation solves the problem of assessing the quality of the test in the class of single constant defects. However, the computational complexity of obtaining deductive formulas, estimated as n3,isa rather difficult task for high-dimensional RTL-level functional circuits, so the deductive method is usually used only for digital circuits represented at the gate level. Next, we propose a vector method for synthesis deductive formulas for digital schemes represented by RTL elements. This method became possible due to theelement description of any complexity in the form of output states vector for combinational device. The model of xor-relationships between the wonderful logical functions (or, xor, and) of digital objects is improved, which is convoluted into zero-space. It makes possible to solve the problems of design and test, machine learning, search for similarities-differences, and destructive components in processes and phenomena. The advantages of the vector model for a compact description of objects, functions and structures are determined. It is proposed to replace analytical expressions that require algorithmically complex calculating, with vector data structures fordescribing functional logic. Vector-deductive method for synthesis formulas for transporting input fault lists is proposed. It has a quadratic computational complexity of register operations. The coordinate-vector model of defects is considered, not tied to input variables, which can be used for efficient processing of complex logic circuits when assessing the quality of synthesized tests. An algorithm for the synthesis of deductive vectors is presented, which differs from the known ones in the technological parallel processing simplicity of truth tables and makes it possible to create structural and logical conditions for simulating faults in digital projects of the gate, register and system description levels. An efficient method for the synthesis of a deductive truth table according to the rule L=T⊕Fisproposed. It differs from the known ones by using vector-coordinate parallel xor-operation. It provides the transportation of faults through a functional element of arbitrary complexity.
Author Hahanova, Anna V.
Author_xml – sequence: 1
  givenname: Anna V.
  surname: Hahanova
  fullname: Hahanova, Anna V.
BookMark eNp1kD1rwzAURUVJoWmauav-gJ0n2ZbssaSfEOjSDp2EIj0lAtsKlhzIv6_TZip0ug_uO3c4t2TWhx4JuWeQs4pLsdprn3Kocg6c5_UVmXMhikzKgs0uNzApbsgyRr-FspyaQlZz8vWIR2zDwfc72mHaB0uDo0c0KQw0nvq0x-gjtWhHk_wRaRt23lA3tSZ0hzHh-S0m7CJ1emwT1b1uTxNzR66dbiMuL7kgn89PH-vXbPP-8rZ-2GSGcVlnXJTGaOCNZqxGaJhwUIN2BWPSSVNY2Vhprakrs4VGaBRgnHBb3SA2IFyxINXvrhlCjAM6ZXzSyYc-Ddq3ioH6UaTOihRU6qxI1RO3-sMdBt_p4fQv8Q0FqG6m
CitedBy_id crossref_primary_10_15407_emodel_45_01_003
ContentType Journal Article
DBID AAYXX
CITATION
DOI 10.15276/hait.05.2022.8
DatabaseName CrossRef
DatabaseTitle CrossRef
DatabaseTitleList CrossRef
DeliveryMethod fulltext_linktorsrc
EISSN 2663-7731
EndPage 112
ExternalDocumentID 10_15276_hait_05_2022_8
GroupedDBID AAYXX
ALMA_UNASSIGNED_HOLDINGS
CITATION
OK1
ID FETCH-LOGICAL-c1278-264cca029a118e0916f080af3117f7c3d79d7ddc85cb096ae60cf6fba9ee906f3
ISSN 2663-0176
IngestDate Thu Apr 24 22:55:18 EDT 2025
Thu Jul 03 08:24:08 EDT 2025
IsDoiOpenAccess false
IsOpenAccess true
IsPeerReviewed true
IsScholarly true
Issue 2
Language English
LinkModel OpenURL
MergedId FETCHMERGED-LOGICAL-c1278-264cca029a118e0916f080af3117f7c3d79d7ddc85cb096ae60cf6fba9ee906f3
OpenAccessLink http://hait.ccs.od.ua/index.php/journal/article/download/135/187/170
PageCount 11
ParticipantIDs crossref_citationtrail_10_15276_hait_05_2022_8
crossref_primary_10_15276_hait_05_2022_8
PublicationCentury 2000
PublicationDate 2022-07-04
PublicationDateYYYYMMDD 2022-07-04
PublicationDate_xml – month: 07
  year: 2022
  text: 2022-07-04
  day: 04
PublicationDecade 2020
PublicationTitle Herald of Advanced Information Technology
PublicationYear 2022
SSID ssib044773375
ssib044738448
Score 2.1879056
Snippet Thearticle is devoted to the development of models and methods for fault analysis for examinate test patterns.Deductive fault simulation of digital devices is...
SourceID crossref
SourceType Enrichment Source
Index Database
StartPage 102
Title Developing method of vector synthesis deductive logic for computer systems fault analysis
Developing method of vector synthesis deductive logic forcomputer systems fault analysis
Volume 5
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwnV1JS8QwFA6jXryIouJODh4EmbFNl6RHcWEQ9OKCnkqaJijIKDrjwYO_3feStI0bqJfSCZ3Q6fv6lsyX7xGynUbKSC1037A4hwJFGmzkHvWrqmKFEEXMFO53Pj3Lh5fpyXV23eudB6ylybgaqNdv95X8x6owBnbFXbJ_sGw7KQzAOdgXjmBhOP7KxofdjifXCRpTvxe7Do9SBJDbodxIjeqsliFk_ZwlFirfzMErOT_vGjm5R7K5kygJU9ahW7XCjLXhC_g9TBY6X9fmh_JWYqtVx5ccyd2rQbi2wBwPNe1cEERvZFtxL1bdjXHufbf3oVkAFRb4wzhiQWiNHWP6i9fOGMcVhFt5N0YZVbyTgegCVPOn_Ke41bIJsY7BKUqcoIyyEicoxRSZYVA7YD-P07ejxsmkKU9EUJPCZ54kVpC5_bVeAgrn3Pt4U0H2EqQhF_NkztcPdN-BYYH09GiR3HRAoA4I9MFQBwTaAoG2QKAWCBSMSBsgUA8EaoFAGyAskcvjo4uDYd_3zOirmHGBhEV4JyNWSKgcNSSDuYGaQJokjrnhKql5UfO6ViJTFVSvUufwsuamkoXWRZSbZJlMjx5GeoVQK-0voR5OIEmtswriZi4MxAOJPQnqYpUMmmdRKi8oj31N7ssfDLJKdtovPDotlZ8uXfv9petktoPuBpkeP030JiSK42rLGv4dd19qrQ
linkProvider ISSN International Centre
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Ajournal&rft.genre=article&rft.atitle=Developing+method+of+vector+synthesis+deductive+logic+for+computer+systems+fault+analysis&rft.jtitle=Herald+of+Advanced+Information+Technology&rft.au=Hahanova%2C+Anna+V.&rft.date=2022-07-04&rft.issn=2663-0176&rft.eissn=2663-7731&rft.volume=5&rft.issue=2&rft.spage=102&rft.epage=112&rft_id=info:doi/10.15276%2Fhait.05.2022.8&rft.externalDBID=n%2Fa&rft.externalDocID=10_15276_hait_05_2022_8
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/lc.gif&issn=2663-0176&client=summon
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/mc.gif&issn=2663-0176&client=summon
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=/sc.gif&issn=2663-0176&client=summon