Formal modelling and transformations of processor instruction sets

Instruction sets of modern processors contain hundreds of instructions defined on a relatively small set of datapath components and distinguished by their codes and the order in which they activate these components. Optimal design of an instruction set for a particular combination of available hardw...

Full description

Saved in:
Bibliographic Details
Published in2011 9th IEEE/ACM International Conference on Formal Methods and Models for Codesign pp. 51 - 60
Main Authors Mokhov, A., Sokolov, D., Rykunov, M., Yakovlev, A.
Format Conference Proceeding
LanguageEnglish
Published IEEE 01.07.2011
Subjects
Online AccessGet full text
ISBN9781457701177
1457701170
DOI10.1109/MEMCOD.2011.5970510

Cover

Abstract Instruction sets of modern processors contain hundreds of instructions defined on a relatively small set of datapath components and distinguished by their codes and the order in which they activate these components. Optimal design of an instruction set for a particular combination of available hardware components and software requirements is crucial for system performance and is a challenging task involving a lot of heuristics and high-level design decisions. The overall design process is significantly complicated by inefficient representation of instructions, which are usually described individually despite the fact that they share a lot of common behavioural patterns. This paper presents a new methodology for compact graph representation of processor instruction sets, which gives the designer a new high-level perspective for reasoning on large sets of instructions without having to look at each of them individually. This opens the way for various transformation and optimisation procedures, which are formally defined and explained on several examples, as well as practically evaluated on an FPGA platform.
AbstractList Instruction sets of modern processors contain hundreds of instructions defined on a relatively small set of datapath components and distinguished by their codes and the order in which they activate these components. Optimal design of an instruction set for a particular combination of available hardware components and software requirements is crucial for system performance and is a challenging task involving a lot of heuristics and high-level design decisions. The overall design process is significantly complicated by inefficient representation of instructions, which are usually described individually despite the fact that they share a lot of common behavioural patterns. This paper presents a new methodology for compact graph representation of processor instruction sets, which gives the designer a new high-level perspective for reasoning on large sets of instructions without having to look at each of them individually. This opens the way for various transformation and optimisation procedures, which are formally defined and explained on several examples, as well as practically evaluated on an FPGA platform.
Author Sokolov, D.
Mokhov, A.
Yakovlev, A.
Rykunov, M.
Author_xml – sequence: 1
  givenname: A.
  surname: Mokhov
  fullname: Mokhov, A.
  organization: Newcastle Univ., Newcastle upon Tyne, UK
– sequence: 2
  givenname: D.
  surname: Sokolov
  fullname: Sokolov, D.
  organization: Newcastle Univ., Newcastle upon Tyne, UK
– sequence: 3
  givenname: M.
  surname: Rykunov
  fullname: Rykunov, M.
  organization: Newcastle Univ., Newcastle upon Tyne, UK
– sequence: 4
  givenname: A.
  surname: Yakovlev
  fullname: Yakovlev, A.
  organization: Newcastle Univ., Newcastle upon Tyne, UK
BookMark eNpVj01OwzAUhI0ACSg5QTe-QIIdJ37xEkILSK26gXXln2cUlNiVHRbcnlZ0w2xGM5800tyRqxADErLkrOKcqYftatvvnquacV61CljL2QUpFHS8aQGObddc_ssAN6TI-YsdJaUSwG7J0zqmSY90ig7HcQifVAdH56RD9icyDzFkGj09pGgx55joEPKcvu2J0IxzvifXXo8Zi7MvyMd69d6_lpvdy1v_uCk1BzaXCEaCk8w23tRGIHglnBKNk1hLVJ00zAhlndZojOwkl7UVwlvWOnBMNWJBln-7AyLuD2mYdPrZn5-LX3CZT5k
ContentType Conference Proceeding
DBID 6IE
6IL
CBEJK
RIE
RIL
DOI 10.1109/MEMCOD.2011.5970510
DatabaseName IEEE Electronic Library (IEL) Conference Proceedings
IEEE Xplore POP ALL
IEEE Xplore All Conference Proceedings
IEEE Electronic Library (IEL)
IEEE Proceedings Order Plans (POP All) 1998-Present
DatabaseTitleList
Database_xml – sequence: 1
  dbid: RIE
  name: IEEE Electronic Library (IEL)
  url: https://proxy.k.utb.cz/login?url=https://ieeexplore.ieee.org/
  sourceTypes: Publisher
DeliveryMethod fulltext_linktorsrc
Discipline Computer Science
EISBN 9781457701184
1457701189
EndPage 60
ExternalDocumentID 5970510
Genre orig-research
GroupedDBID 6IE
6IF
6IK
6IL
6IN
AAJGR
AAWTH
ACM
ADFMO
ALMA_UNASSIGNED_HOLDINGS
APO
BEFXN
BFFAM
BGNUA
BKEBE
BPEOZ
CBEJK
GUFHI
IEGSK
IERZE
LHSKQ
OCL
RIE
RIL
ID FETCH-LOGICAL-a170t-e7b67d60c4fb2b3e7f93d934d6e26e986b0b39cdaaebb686162c33fc05d7d0943
IEDL.DBID RIE
ISBN 9781457701177
1457701170
IngestDate Wed Aug 27 03:08:05 EDT 2025
IsPeerReviewed false
IsScholarly false
Language English
LinkModel DirectLink
MergedId FETCHMERGED-LOGICAL-a170t-e7b67d60c4fb2b3e7f93d934d6e26e986b0b39cdaaebb686162c33fc05d7d0943
PageCount 10
ParticipantIDs ieee_primary_5970510
PublicationCentury 2000
PublicationDate 2011-July
PublicationDateYYYYMMDD 2011-07-01
PublicationDate_xml – month: 07
  year: 2011
  text: 2011-July
PublicationDecade 2010
PublicationTitle 2011 9th IEEE/ACM International Conference on Formal Methods and Models for Codesign
PublicationTitleAbbrev MEMCOD
PublicationYear 2011
Publisher IEEE
Publisher_xml – name: IEEE
SSID ssj0000669370
Score 1.4771188
Snippet Instruction sets of modern processors contain hundreds of instructions defined on a relatively small set of datapath components and distinguished by their...
SourceID ieee
SourceType Publisher
StartPage 51
SubjectTerms Complexity theory
Hardware
Instruction sets
Mathematical model
Microprocessors
Registers
Title Formal modelling and transformations of processor instruction sets
URI https://ieeexplore.ieee.org/document/5970510
hasFullText 1
inHoldings 1
isFullTextHit
isPrint
link http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV09T8MwED21nZgKtIhveWAkbZrEdrJSGlVIAQYqdav8cZYQKKlouvDrsZM0BcTAlmSI7PMl73y-9w7gRnEj0P7lPKojYTcokntSBNSzwYKvYmkERUcUzh7ZfBE9LOmyA7ctFwYRq-IzHLnL6ixfF2rrUmVjG_w6H-pC17pZzdVq8ykWOi3S-hV3i3LupM5aSafmnjeqQxM_GWezbPp0X0t4Nq_90V-lgpe0D9luYHVVydtoW8qR-vyl2fjfkR_CcE_kI88tRB1BB_Nj6O86OZDmwx7AXepC13dS9cVxBHUick3Kb0GtdU5SGLKueQXFB3ndS8-SDZabISzS2ct07jXdFTxhTVN6yCXjmvkqMjKQIXKThDoJI80wYJjETPoyTJQWAqVkMZuwQIWhUT7VXLt6xBPo5UWOp0BiJyHDYuGjwWiiqECLjIZTI1WMhqszGDiTrNa1gMaqscb5348v4KBO3Lqa2Evo2cnglUX-Ul5XS_4FtCmr2g
linkProvider IEEE
linkToHtml http://utb.summon.serialssolutions.com/2.0.0/link/0/eLvHCXMwjV1NT8JAEJ0gHvSECsZv9-DRQqHd3fYqQlApeoCEG9mP2cRoKJFy8de72xZQ48Fbt4dmO93ue53OewNwo7gRaHc5j-pQ2A8UyT0pOtSzZMFXkTSCohMKJyM2mISPUzqtwO1GC4OIefEZNt1h_i9fp2rlUmUtS37dGtqBXYv7IS3UWpuMigVPi7V-rt6inDuzs42pUznmpe9Q249bSS_pPt8XJp7lhX90WMkBpl-DZD21oq7krbnKZFN9_nJt_O_cD6CxlfKRlw1IHUIF50dQW_dyIOWrXYe7viOv7yTvjOMk6kTMNcm-0Vq7PElqyKJQFqQf5HVrPkuWmC0bMOn3xt2BV_ZX8IQNTeYhl4xr5qvQyI4MkJs40HEQaoYdhnHEpC-DWGkhUEoWsTbrqCAwyqeaa1eReAzVeTrHEyCRM5FhkfDRYNhWVKDFRsOpkSpCw9Up1F1IZovCQmNWRuPs79PXsDcYJ8PZ8GH0dA77RRrXVcheQNXeGF5aHpDJq_zxfwHmsK8n
openUrl ctx_ver=Z39.88-2004&ctx_enc=info%3Aofi%2Fenc%3AUTF-8&rfr_id=info%3Asid%2Fsummon.serialssolutions.com&rft_val_fmt=info%3Aofi%2Ffmt%3Akev%3Amtx%3Abook&rft.genre=proceeding&rft.title=2011+9th+IEEE%2FACM+International+Conference+on+Formal+Methods+and+Models+for+Codesign&rft.atitle=Formal+modelling+and+transformations+of+processor+instruction+sets&rft.au=Mokhov%2C+A.&rft.au=Sokolov%2C+D.&rft.au=Rykunov%2C+M.&rft.au=Yakovlev%2C+A.&rft.date=2011-07-01&rft.pub=IEEE&rft.isbn=9781457701177&rft.spage=51&rft.epage=60&rft_id=info:doi/10.1109%2FMEMCOD.2011.5970510&rft.externalDocID=5970510
thumbnail_l http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781457701177/lc.gif&client=summon&freeimage=true
thumbnail_m http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781457701177/mc.gif&client=summon&freeimage=true
thumbnail_s http://covers-cdn.summon.serialssolutions.com/index.aspx?isbn=9781457701177/sc.gif&client=summon&freeimage=true